

# Serial Adder using Reversible Gates

N.Srinivasa Rao<sup>1</sup>, P.Satvanaravana<sup>2</sup>

Dept. of Telecommunication Engineering, BMS College of Engineering, Bangalore, India<sup>1</sup>

Dept. of Electronics and Communication Engineering, SV University college of Engineering, Tirupathi, India<sup>2</sup>

Abstract: Reversible logic gates produce zero power dissipation under ideal conditions. Hence these are preferred for low-power design applications such as Quantum computing and Nanotechnology. Adders, Subtractors and Multipliers are basic building blocks of Digital Circuits. This paper proposes design of serial adder using reversible gates. The important reversible gates used for serial adder are Peres gate, Fredkin gate and Feynman gate. The quantum cost of a reversible logic circuit can be minimized by reducing the number of reversible logic gates.

Keywords: Reversible logic circuits, Quantum computing, Nanotechnology

#### I. INTRODUCTION

Reversible logic has received great attention in the recent • years due to their ability to reduce the power dissipation number of inputs that are to be maintained constant at which is the main requirement in low power VLSI design. either 0 or 1 in order to synthesize the given logical Quantum computers are constructed using reversible logic function. circuits. It has wide applications in low power CMOS and • Optical information processing, DNA computing, quantum the number of unused outputs present in a reversible logic computation and nanotechnology. In 1960 R.Landauer circuit. One cannot avoid the garbage outputs as these are demonstrated that high technology circuits and systems very essential to achieve reversibility. constructed using irreversible hardware result in energy • dissipation due to information loss [1]. According to circuit in terms of the cost of a primitive gate. It is Landauer's principle, the loss of one bit of information calculated knowing the number of primitive reversible dissipates KTln2 joules of energy where K is the logic gates (1\*1 or 2\*2) required to realize the circuit. Boltzmann's constant and T is the absolute temperature at • Gate levels (GL): This refers to the number of levels which the operation is performed [1]. The heat generated in the circuit which are required to realize the given logic due to the loss of one bit of information is very small at functions. room temperature but when the number of bits is more as in the case of high speed computational works the heat Design and implementation of digital circuits using dissipated by them will be so large that it affects the reversible logic has attracted popularity to gain entry into performance and results in the reduction of lifetime of the the future computing technology. In this paper, Serial components. In 1973, Bennett, showed that one can avoid adder using the existing reversible logic gates is proposed. KTln2 joules of energy dissipation constructing circuits using reversible logic gates [2].

This paper is organized as follows: Section II gives the 1) Feynman Gate brief introduction of the reversible logic gates. Section III Fig.1 shows a 2\*2 Feynman gate [6]. The input vector is I describes the design of serial adder using existing (A, B) and the output vector is O (P, Q). The outputs are reversible gates. Section IV gives the results and defined by P=A, Q=A⊕B. Quantum cost of a Feynman discussions of the proposed design. Finally Section V concludes with a scope for further research.

#### **II. REVERSIBLE LOGIC GATES**

A reversible logic gate is an n-input n-output logic device with one-to-one mapping. This helps to determine the outputs from the inputs and also the inputs can be uniquely recovered from the outputs. Also in the synthesis of reversible circuits direct fan-out is not allowed as one-tomany concept is not reversible. However fan-out in reversible circuits is achieved using additional gates. A reversible circuit should be designed using minimum number of reversible logic gates. From the point of view of reversible circuit design, there are many parameters for determining the complexity and performance of circuits [3, 4].

The number of Reversible gates (N): The number of reversible gates used in circuit.

The number of constant inputs (CI): This refers to the

The number of garbage outputs (GO): This refers to

Quantum cost (QC): This refers to the cost of the

#### A. Basic reversible logic gates

gate is 1.



#### 2) Double Feynman Gate (F2G)

Fig.2 shows a 3\*3 Double Feynman gate [7]. The input vector is I (A, B, C) and the output vector is O (P, Q, R). The outputs are defined by P = A,  $Q = A \oplus B$ ,  $R = A \oplus C$ . Quantum cost of double Feynman gate is 2.





3) Toffoli Gate

Fig 3 shows a 3\*3 Toffoli gate [3]. The input vector is I (A, B, C) and the output vector is O (P, Q, R). The outputs are defined by P=A, Q=B, R=AB $\oplus$ C. Quantum cost of a Toffoli gate is 5.



### 4) Fredkin Gate

Fig 4 shows a 3\*3 Fredkin gate [4]. The input vector is I (A, B, C) and the output vector is O (P, Q, R). The output is defined by P=A, Q=A'B $\oplus$ AC and R=A'C $\oplus$ AB. Quantum cost of a Fredkin gate is 5.



Fig 4: 3\*3 Fredkin gate

5) Peres Gate

Fig 5 shows a 3\*3 Peres gate [10]. The input vector is I (A, B, C) and the output vector is O (P, Q, R). The output is defined by P = A,  $Q = A \oplus B$  and  $R=AB \oplus C$ . Quantum cost of a Peres gate is 4. In the proposed design Peres gate is used because of its lowest quantum cost.



Fig 5: Peres gate

#### III. SERIAL ADDER

Here we proposed a 1bit serial adder using Peres gate, Fredkin and Feynman gates. The conventional block diagram is shown in fig6. The reversible serial adder is shown in fig 7. The full adder is designed using 2 peres gates [10] are shown in fig 8. A Flip Flop is a bi-stable element that can be used as a one-bit memory device. Here a simple D Flip-Flop is used to store the carry generated by the Full Adder in the proposed Serial adder circuit. The D-FF is designed using Fredkin and Feynman gates [12] are shown in fig 9. This design reduces the number of

existing serial adder circuits [13]. The number of gates used in the proposed serial adder is shown in table 1.





Fig 7:Reversible serial adder



Fig 8: full adder using Peres gate





| Reversible<br>circuit/gate | No. of<br>gates | No of<br>constant<br>inputs | No. of<br>garbage<br>outputs |
|----------------------------|-----------------|-----------------------------|------------------------------|
| Full adder                 | 2               | 1                           | 2                            |
| D-FF                       | 3               | 2                           | 2                            |
| Serial Adder               | 5               | 3                           | 4                            |

Table 1: Utilization summary

# **IV. SIMULATION RESULTS**

The behavior of the proposed Serial adder, full adder and D-FF are verified using Xilinx ISE. The HDL codes are written in VERILOG HDL and simulated using ISim simulator. The simulated resultsare shown in figs: 10-14.

| lame                | Value |   | 2 us | 4 us |  |
|---------------------|-------|---|------|------|--|
| Ца а                | 1     |   |      |      |  |
| Ц                   | 1     |   |      |      |  |
| 堤 dk                | 1     |   |      |      |  |
| ll <mark>o</mark> s | 1     |   |      |      |  |
| լի գ                | 1     |   |      |      |  |
| Ug qb               | 0     |   |      |      |  |
| 🎼 cout              | 1     | - |      |      |  |
|                     |       |   |      |      |  |
|                     |       |   |      |      |  |

Fig10:simulation result of Serial adder





Fig 12: simulation result of D-FF



Fig 13:simulation result of Feynman gate



Fig 14: simulation result of Fredkin gate

# V. CONCLUSION

Serial adder is designed using Feynman Gate, Fredkin Gate, and Peres gate. The designed serial adder is highly optimized in terms of number of reversible gates and garbage outputs. Fan out problem is avoided by using Feynman gate for copying the output. The design can be extended to more number of bits. The other work related this is designing Serial adder with accumulator.

### REFERENCES

 R. Landauer, "Irreversibility and Heat Generation in the Computational Process", IBM Journal of Research and Development, 5, pp. 183-191, 1961.



- [2] C.H. Bennett, "Logical Reversibility of Computation", IBM J.Research and Development, pp. 525-532, November 1973.
- [3] T. Toffoli., "Reversible Computing", Tech memo MIT/LCS/TM-151, MIT Lab for Computer Science (1980).
- [4] E. Fredkin and T. Toffoli, "Conservative logic," Int'l J. Theoretical Physics, Vol. 21, pp.219–253, 1982.
- [5] Azad Khan, Md. M.H., 2002. Design of full adder with reversible gate. International Conference on Computer and Information Technology, Dhaka, Bangladesh, pp: 515-519
- [6] R. Feynman, "Quantum Mechanical Computers," Optics News, Vol.11, pp. 11–20, 1985.
- [7] B. Parhami; "Fault Tolerant Reversible Circuits" Proc. 40th Asilomar Conf. Signals, Systems, and Computers, Pacific Grove, CA, Oct.2006.
- [8] Perkowski, M., A. Al-Rabadi, P. Kerntopf, A.Buller, M. Chrzanowska-Jeske, A. Mishchenko, M.Azad Khan, A. Coppola, S. Yanushkevich, V.Shmerko and L. Jozwiak, 2001. A general decomposition for reversible logic, Proc. RM'2001, Starkville, pp: 119-138.
- [9] M. Perkowski, "AHierarchical Approach to Computer-Aided Design of Quantum Circuit", In 6th International Symposium on Representations and Methodology of Future Computing Technologies, pages 201-209, March 2003.
- [10] A. Peres, "*Reversible Logic and Quantum Computers*", Physical review A, 32:3266-3276, 1985.
- [11] W. N. N. Hung, X. Song, G. Yang, J. Yang and M. Perkowski, "Quantum Logic Synthesis by Symbolic Reachability Analysis", Proc. 41st annual conference on Design automation DAC, pp.838-841, January 2004.
- [12] Thapliyal, H. and Ranganathan, N. "Design of reversible sequential circuits optimizing quantum costs, delay, and garbage outputs", ACM J. Emerg. Technol. Comput. Syst. December 2010 6, 4, Article 14, 31 pages
- [13] Krishna veni .D. Geethapriya. M, "A Novel Designof Reversible Serial and Parallel Adder/Subtractor", International Journal of Engineering Science and Technology, pp .2280-2288 Vol. 3 No. 3 March 2011